CEVA Dolphin Weninar SemiWiki 800x100 260419 (1)

Emulation Engineer

Emulation Engineer
by Admin on 04-30-2026 at 8:08 pm

Website ArterisIP

Arteris enables engineering and design teams at the world’s most transformative brands to connect and integrate today’s system-on-chips (SoCs) that fuel modern innovation.

If you’ve held a smartphone, driven an electronic car, or powered up a smart TV, you’ve come in contact with what we do at Arteris. Here, the future is quite literally in your hands—and when it isn’t, chances are it is flying overhead in a drone, a satellite, or in the cloud at a datacenter!

As a Emulation Engineer at Arteris, you will work with an expert team to design and deliver interconnect & memory hierarchy solutions for some of the world’s most sophisticated mobile, telecom, automotive, and consumer SoC designs. You will create designs in a powerful language that blends traditional RTL with leading-edge software to provide extremely configurable, testable, and high-quality solutions. You will go home at the end of the day amazed at all the places where your creations end up. You will have the opportunity to be part of a proven-successful startup, and to influence development environment, architecture, verification, and everything in-between – you will no longer be stuck in a silo or just a cog in the machine. Your co-workers will be an experienced team of industry experts that love what they do.

Key Responsibilities:

  • Maintaining hardware emulation system in full operational condition
  • Defining, documenting, developing and executing emulation process for multiple projects
  • Integrating hardware emulation system to different software platform
  • Triaging Regressions, Debugging RTL designs in Verilog and SystemVerilog
  • Help improve and refine emulation process, methodology, and metrics

Experience Requirements / Qualifications: 

  •  3+ years’ experience on SoC, system on chip, IPs integration or IP RTL design.  Familiar with Verilog & SystemVerilog programming.
  • Strong emulation experience working on available platforms such as; Palladium, Veloce, or Zebu, as well as experience with compilation, debug, performance, and throughput optimization
  • Knowledge of ARM CHI-E/ACE/AXI bus protocol.
  • Experience of Emulator for “SoC + Software” validation.  Siemens Veloce experience is a plus.
  • Strong skill on signal waveform debugging, such as Visualization tools.
  • Fluency in both written and verbal English is required.

Education Requirements: 

  • MS degree in EE, CS, or equivalent preferred. BS degree minimum.

Estimated Base Salary:

  • 147 000 PLN  – 178 000 PLN Annually
Apply for job

To view the job application please visit www.arteris.com.

Share this post via: