You are currently viewing SemiWiki as a guest which gives you limited access to the site. To view blog comments and experience other SemiWiki features you must be a registered member. Registration is fast, simple, and absolutely free so please, join our community today!
An update here: https://frederickchen.substack.com/p/stochastic-pupil-fill-in-euv-lithography, particularly relevant to Stochastic Effect of Large Pupil Fill.
Proven success in development of complex ASIC, FPGAs and products.
Demonstrated capability to design major blocks involving ASIC, IPs, logic, and FPGAs.
Excellent logic developer in Verilog / System Verilog.
Aware of ASIC design flow. Experience with frontend design tools (Xcelium/Incisive, LINT tools, Genus/Design-Compiler, STA with Tempus/Primetime, power analysis); expert in at least one of these areas. Exposure to backend tools a plus.
Relevant experience in some major IPs and protocols, such as SERDES, PCIe and DDR4, and ASIC IP integration in general. Expert in at least one such area.
Understands DFT, BIST, other DFx methodologies.
Great scripting skills (Python, Bash, etc.)
Familiarity with verification methodologies and emulation or prototyping experience helpful.
Excellent problem-solving and debug skills. Comfortable researching IP, firmware, compiler, and systems domains as needed.
An update here: https://frederickchen.substack.com/p/stochastic-pupil-fill-in-euv-lithography, particularly relevant to Stochastic Effect of Large Pupil Fill.
If you believe in Hobbits you can believe in Rapidus