hip webinar automating integration workflow 800x100 (1)

Design Engineer II

Design Engineer II
by Admin on 02-21-2024 at 3:24 pm

Website Cadence

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality.  Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.

The Cadence Advantage

  • The opportunity to work on cutting-edge technology in an environment that encourages you to be creative, innovative, and to make an impact.
  • Cadence’s employee-friendly policies focus on the physical and mental well-being of employees, career development, providing opportunities for learning, and celebrating success in recognition of specific needs of the employees.
  • The unique “One Cadence – One Team” culture promotes collaboration within and across teams to ensure customer success
  • Multiple avenues of learning and development available for employees to explore as per their specific requirement and interests
  • You get to work with a diverse team of passionate, dedicated, and talented individuals who go above and beyond for our customers, our communities, and each other—every day.

Job Summary:

  • We have an immediate opening in the System Validation team at Cadence Design Systems Bangalore, for the post of “Senior Design Engineer (IP System Validation)” (Grade “T2”).
  • The responsibility primarily entails leading pre and post Silicon Subsystem Prototyping, Validation and Hardware Design for Cadence High Speed SERDES Test chips.

What we do

  • Pre Silicon emulation and Verification of System in NCSIM and Palladium.
  • Hardware and Subsystem Design for all the Projects. (HW/SW infrastructure designed within team)
  • Prototyping and Firmware Development for our High Speed Serdes like PCIe, CXL , UCIe, USB ,ethernet.
  • Lead the Bringup, Debug, Compliance efforts and System level Characterization all the way to report release.
  • Engage in interop and Customer Debug.

What you’ll gain

  • Chance to work on cutting edge SERDES IP’s from Cadence.Refer to Cadence Website for more details on our SERDES IP’s.
  • Tremendous learning curve on SERDES PHY, Controllers, Protocol and System integration.
  • Hardware and Subsystem design expertise.
  • The Kick in deploying and debugging your Solutions in different System enviornments.

What we are looking for

Minimum Qualifications:

  • 1-3 years (with Btech) or 0-2 years (with Mtech) experience in Post-Silicon PHY and Systems Validation.
  • Physical Layer and Protocol layer experience on AT LEAST ONE High speed SERDES.
  • Debug skills and
  • Experience in using lab equipment such as Oscilloscopes, Bit Error Rate Testers, Protocol Exercisers, Analyzers.

Preferred Qualifications:

  • Experience leading System validation efforts for SERDES solutions.
  • Experience in PCIe LTSSM states is a plus.
  • Experience in FPGA Design and Schematic design.
  • Experience of IP/SoC Physical Layer Electrical Validation experience.
  • Familiarity with Verilog RTL coding, FPGA coding, python,C/C++
  • Candidates are expected to be passionate about analog and digital electronic circuit design.
Apply for job

To view the job application please visit cadence.wd1.myworkdayjobs.com.

Share this post via: