800x100 static WP 3 (2)

Senior Staff Hardware Architect

Senior Staff Hardware Architect
by Admin on 02-13-2024 at 4:52 pm

Website ArterisIP

Description

Arteris enables engineering and design teams at the world’s most transformative brands to connect and integrate today’s system-on-chips (SoCs) that fuel modern innovation.

If you’ve held a smartphone, driven an electronic car, or powered up a smart TV, you’ve come in contact with what we do at Arteris. Here, the future is quite literally in your hands—and when it isn’t, chances are it is flying overhead in a drone, a satellite, or in the cloud at a datacenter!

To support our growth, we are looking for a Senior Staff Hardware Architect

This is a high-level, high-profile position, requiring interaction with cross-functional teams. The work will expose the candidate to all aspects of Network-on-Chip Product design flow, including Architecture, IP development, Network Topology Synthesis, SoC Integration, Performance Modeling, Safety Certifications, Fault Injection, Silicon Testing and other complex SoC product aspects.

Each team is working with the latest tools and digital design and verification techniques in bleeding edge silicon nodes, 5nm and below. Team members work directly with Architecture, Software and SoC teams in Campbell and other global Arteris locations.

As a Senior Staff Hardware Architect at Arteris, you will have opportunity to be part of a team defining and enhancing protocols, synthesis algorithms, and a powerful language that blends traditional RTL with leading-edge software to provide extremely configurable, testable, and high-quality solutions. Your role consists into specifying the evolutions of our network-on-chip technology allowing an ever-increasing complexity of SoCs.

You will join a proven-successful company, and be able to influence development environment, architecture, verification, and everything in-between.

Key Responsibilities

  • Write architecture specification for highly configurable network-on-chips with utmost coverage requirements in design verification.
  • Develop or upgrade a powerful language and a leading-edge methodology enabling design of extremely configurable IP blocs
  • Develop or upgrade interconnect protocols to meet next generation SoC requirements (ie. D2D/C2C, multi-NoC, memory hierarchy…)
  • Work closely with modeling and design teams to remain the market leader in NoC performance, power and area.
  • Communicate with Hardware, Software and Documentation teams about your changes to ensure product cohesion.
  • Maintain and enhance the design development flow methodology and increase automation

We Are Looking For – Key Requirements

  • 12+ years of experience in SoC/IP/NoC designs,
  • Expert in hardware coherent and non-coherent communication protocols and ordering models (AMBA, PCIe, CXL, OCP, others)
  • Strong Experience in SoC/IP design flow (e.g. Specification, Architecture, RTL coding, Verification, DFT, Synthesis, Power and Timing Closure),
  • Excellent problem solving, strong communication and teamwork skills,
  • Self-driven, able to work with minimum supervision.

Education Requirement

  • PhD or Master’s degree in Science, Engineering or related field.

Position based on Montigny le Bretonneux and/or Sophia Antipolis – Remote working possible ( depending on team between 1 to 3 days / week)

Apply for job

To view the job application please visit www.arteris.com.

Share this post via: