800x100 Efficient and Robust Memory Verification (2)

Senior Hardware Design Verification Engineer

Senior Hardware Design Verification Engineer
by Admin on 04-15-2024 at 2:31 pm

Website ArterisIP

Arteris enables engineering and design teams at the world’s most transformative brands to connect and integrate today’s system-on-chips (SoCs) that fuel modern innovation.

If you’ve held a smartphone, driven an electronic car, or powered up a smart TV, you’ve come in contact with what we do at Arteris. Here, the future is quite literally in your hands—and when it isn’t, chances are it is flying overhead in a drone, a satellite, or in the cloud at a datacenter!

Key Responsibilities:

  • Advanced UVM based test bench development and debugging
  • Defining, documenting, developing and executing RTL verification test/coverage for very parametrized IPs in Python C++ and SystemVerilog language
  • Performance verification and power-aware verification
  • Triaging Regressions, Debugging RTL designs
  • Help improve and refine verification process, methodology, and metrics
  • UVM expertise on complex SoC projects from test bench development to verification closure

Experience Requirements / Qualifications:

  • 7+ years of industry experience as a Verification Engineer
  • Knowledge of Verilog or SystemVerilog.
  • Knowledge of interconnect technology is a plus
  • Knowledge of Cache architecture is a plus.
  • Knowledge of AMBA protocols and AMBA VIP.
  • Experience with C / C++ or Python or JavaScript is a plus.
  • Good written and verbal communication skills in both French and English
  • Curious, autonomous, rigorous, and delivery-oriented with a commitment to quality and a thorough approach to the work.
  • Proven ability to work well within a team

Education Requirements:

  • Engineering Master’s Degree

Position based on Montigny-le-Bretonneux (78) – 2 remote days per week possible

Share this post via: