[h=1][table]
|-
| [table]
|-
| style="width: 100%" | Overview | Registration
[h=2]Overview[/h] EDA vendors provide tools to decrease design cycle time and help ensure accuracy. Cadence, Mentor Graphics, and others will present their solutions.
Registration
Click here to register for the meeting
[table]
|-
| valign="top" width="50%" style="font-family: Verdana, Arial, Tahoma, sans-serif" | Date/Time:
July 23, 2014
2pm - 5pm (PT)
Host / Location:
PMC-Sierra
1380 Bordeaux Drive
Sunnyvale, CA
| valign="top" width="50%" style="font-family: Verdana, Arial, Tahoma, sans-serif" | Webcast Information:
If unable to attend in person, please join our Webcast / Conference Call:
Dial In Numbers:
Phone: 1-719-325-2630
Participant Passcode: 306 711#
Webcast: GSA Working Groups Meeting
Please log-in as a Guest
|-
[/table]
[h=3]Meeting Agenda[/h] [table] cellpadding="5"
|-
| align="center" style="font-family: Verdana, Arial, Tahoma, sans-serif; color: #ffffff; font-weight: bold; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #60513a; background: #b2131c" | Time
| style="font-family: Verdana, Arial, Tahoma, sans-serif; color: #ffffff; font-weight: bold; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #60513a; background: #b2131c" | Agenda Item
| style="font-family: Verdana, Arial, Tahoma, sans-serif; color: #ffffff; font-weight: bold; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #60513a; background: #b2131c" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 2:00 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Opening Remarks
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 2:10 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Cadence 3D-IC Tool Suite
Brandon Wang, Cadence
Our 3D-IC solution is validated and tested on several customer designs, and includes:
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 2:50 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Verifying Physical Die-to-Die Alignment and Interconnect in 2.5D and 3D Systems
John Ferguson, Mentor Graphics
Stacking of die from multiple processes can introduce a challenge to traditional physical verification processes. Traditional DRC, LVS and other verification components, assume vertical depth based on layer assignments in the layout. As such, all polygons on the same layer are considered to be co-planar. In the case of stacked die, it is possible for two separate die to have geometries on the same layer, but with different vertical heights. Treating these with traditional verification methods will no longer work. We present an automated approach to verify the appropriate die-to-die interactions without such limitations.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 3:20 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Role of Path Finding?
Bill Martin, E-System Design
3D integration is being touted as the next semiconductor revolution by industry. 3D integration involves the use of disparate interconnect structures that include balls, pillars, bond wires, through silicon vias (TSV) and redistribution layers (RDL) for enabling chip stacking, interposer and printed circuit board (PCB) based technologies. More recently 2.5D integration using silicon interposers is coming of age with wide I/O gaining steam for 3D integration. For such new integration schemes to be viable, mixing and matching of technologies are required to evaluate system performance early in the design cycle. The role of path finding is therefore to enable early exploration prior to implementation.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 4:00 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Working Group Project Discussion - 3D-IC ESD
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 4:30 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Wrap-Up and Logistics
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
[/table]
|-
[/table]
|-
[/table][/h][FONT="]<script src="//platform.linkedin.com/in.js" type="text/javascript">
lang: en_US
</script>
<script type="IN/Share" data-counter="right"></script>[/FONT]
|-
| [table]
|-
| style="width: 100%" | Overview | Registration
[h=2]Overview[/h] EDA vendors provide tools to decrease design cycle time and help ensure accuracy. Cadence, Mentor Graphics, and others will present their solutions.
Registration
Click here to register for the meeting
[table]
|-
| valign="top" width="50%" style="font-family: Verdana, Arial, Tahoma, sans-serif" | Date/Time:
July 23, 2014
2pm - 5pm (PT)
Host / Location:
PMC-Sierra
1380 Bordeaux Drive
Sunnyvale, CA
| valign="top" width="50%" style="font-family: Verdana, Arial, Tahoma, sans-serif" | Webcast Information:
If unable to attend in person, please join our Webcast / Conference Call:
Dial In Numbers:
Phone: 1-719-325-2630
Participant Passcode: 306 711#
Webcast: GSA Working Groups Meeting
Please log-in as a Guest
|-
[/table]
[h=3]Meeting Agenda[/h] [table] cellpadding="5"
|-
| align="center" style="font-family: Verdana, Arial, Tahoma, sans-serif; color: #ffffff; font-weight: bold; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #60513a; background: #b2131c" | Time
| style="font-family: Verdana, Arial, Tahoma, sans-serif; color: #ffffff; font-weight: bold; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #60513a; background: #b2131c" | Agenda Item
| style="font-family: Verdana, Arial, Tahoma, sans-serif; color: #ffffff; font-weight: bold; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #60513a; background: #b2131c" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 2:00 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Opening Remarks
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 2:10 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Cadence 3D-IC Tool Suite
Brandon Wang, Cadence
Our 3D-IC solution is validated and tested on several customer designs, and includes:
- 3D implementation (placement, optimization, routing) for custom and digital
- 3D verification and analysis
- Design for test (DFT)
- IC/package co-design and system analysis
- Required 3D-IC IP such as Wide I/O controller and PHY
- System-level exploration
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 2:50 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Verifying Physical Die-to-Die Alignment and Interconnect in 2.5D and 3D Systems
John Ferguson, Mentor Graphics
Stacking of die from multiple processes can introduce a challenge to traditional physical verification processes. Traditional DRC, LVS and other verification components, assume vertical depth based on layer assignments in the layout. As such, all polygons on the same layer are considered to be co-planar. In the case of stacked die, it is possible for two separate die to have geometries on the same layer, but with different vertical heights. Treating these with traditional verification methods will no longer work. We present an automated approach to verify the appropriate die-to-die interactions without such limitations.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 3:20 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Role of Path Finding?
Bill Martin, E-System Design
3D integration is being touted as the next semiconductor revolution by industry. 3D integration involves the use of disparate interconnect structures that include balls, pillars, bond wires, through silicon vias (TSV) and redistribution layers (RDL) for enabling chip stacking, interposer and printed circuit board (PCB) based technologies. More recently 2.5D integration using silicon interposers is coming of age with wide I/O gaining steam for 3D integration. For such new integration schemes to be viable, mixing and matching of technologies are required to evaluate system performance early in the design cycle. The role of path finding is therefore to enable early exploration prior to implementation.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 4:00 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Working Group Project Discussion - 3D-IC ESD
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
| align="right" valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | 4:30 p.m.
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" | Wrap-Up and Logistics
| valign="top" style="font-family: Verdana,Arial,Tahoma,sans-serif; border-bottom-width: 1px; border-bottom-style: solid; border-bottom-color: #b2131c; background-image: initial; background-repeat: initial" |
|-
[/table]
|-
[/table]
|-
[/table][/h][FONT="]<script src="//platform.linkedin.com/in.js" type="text/javascript">
lang: en_US
</script>
<script type="IN/Share" data-counter="right"></script>[/FONT]