- Introduces support for the latest interconnect standards, including Universal Chiplet Interconnect Express™ (UCIe™) 2.0 and Open Compute Project Bunch of Wires (BoW).
- Enhances Keysight’s EDA standards-based approach, enabling high-speed digital chiplet design tailored for AI and data center applications.
SANTA ROSA, Calif. January 21, 2025
Keysight Technologies, Inc. (NYSE: KEYS) announced today the launch of Chiplet PHY Designer 2025, its latest solution for high-speed digital chiplet design tailored to AI and data center applications. The enhanced software introduces simulation capabilities for the Universal Chiplet Interconnect Express™ (UCIe™) 2.0 standard and adds support for the Open Computer Project Bunch of Wires (BoW) standard. As an advanced, system-level chiplet design and die-to-die (D2D) design solution, Chiplet PHY Designer enables pre-silicon level validation, streamlining the path to tapeout.
As AI and data center chips grow more complex, ensuring reliable communication between chiplets becomes crucial for performance. The industry is addressing this challenge through open, emerging standards like UCIe and BoW that define the interconnects between chiplets within an advanced 2.5D/3D or laminate/advanced package. By adopting these standards and verifying chiplets for compliance, designers contribute to the growing ecosystem for chiplet interoperability, reducing costs and risks in semiconductor development.
Key Benefits of the Chiplet PHY Designer 2025:
See Chiplet PHY Designer at DesignCon
Keysight will demonstrate Chiplet PHY Designer at its DesignCon booth, #1039, at the Santa Clara Convention Center from January 29 to 30, 2025.
Resources:
About Keysight Technologies
At Keysight (NYSE: KEYS), we inspire and empower innovators to bring world-changing technologies to life. As an S&P 500 company, we're delivering market-leading design, emulation, and test solutions to help engineers develop and deploy faster, with less risk, throughout the entire product life cycle. We're a global innovation partner enabling customers in communications, industrial automation, aerospace and defense, automotive, semiconductor, and general electronics markets to accelerate innovation to connect and secure the world. Learn more at Keysight Newsroom and www.keysight.com.
pdl-americas-keysight@keysight.com
Fusako Dohi, Asia
+81 42 660–2162
fusako_dohi@keysight.com
Jenny Gallacher, Europe
+44 118 927 4003
jenny.gallacher@keysight.com
Link to Press Release
- Enhances Keysight’s EDA standards-based approach, enabling high-speed digital chiplet design tailored for AI and data center applications.
SANTA ROSA, Calif. January 21, 2025
Keysight Technologies, Inc. (NYSE: KEYS) announced today the launch of Chiplet PHY Designer 2025, its latest solution for high-speed digital chiplet design tailored to AI and data center applications. The enhanced software introduces simulation capabilities for the Universal Chiplet Interconnect Express™ (UCIe™) 2.0 standard and adds support for the Open Computer Project Bunch of Wires (BoW) standard. As an advanced, system-level chiplet design and die-to-die (D2D) design solution, Chiplet PHY Designer enables pre-silicon level validation, streamlining the path to tapeout.
As AI and data center chips grow more complex, ensuring reliable communication between chiplets becomes crucial for performance. The industry is addressing this challenge through open, emerging standards like UCIe and BoW that define the interconnects between chiplets within an advanced 2.5D/3D or laminate/advanced package. By adopting these standards and verifying chiplets for compliance, designers contribute to the growing ecosystem for chiplet interoperability, reducing costs and risks in semiconductor development.
Key Benefits of the Chiplet PHY Designer 2025:
- - Ensures Interoperability: Verifies designs meet UCIe 2.0 and BoW standards, enabling seamless integration across advanced packaging ecosystems.
- - Accelerates Time-to-Market: Automates simulation and compliance testing setup, such as Voltage Transfer Function (VTF), simplifying chiplet design workflows.
- - Improves Design Accuracy: Provides insight into signal integrity, bit error rate (BER), and crosstalk analysis, reducing risks of costly silicon re-spins.
- - Optimizes Clocking Designs: Supports advanced clocking scheme analysis, such as quarter-rate data rate (QDR), for precise synchronization in high-speed interconnects.
See Chiplet PHY Designer at DesignCon
Keysight will demonstrate Chiplet PHY Designer at its DesignCon booth, #1039, at the Santa Clara Convention Center from January 29 to 30, 2025.
Resources:
About Keysight Technologies
At Keysight (NYSE: KEYS), we inspire and empower innovators to bring world-changing technologies to life. As an S&P 500 company, we're delivering market-leading design, emulation, and test solutions to help engineers develop and deploy faster, with less risk, throughout the entire product life cycle. We're a global innovation partner enabling customers in communications, industrial automation, aerospace and defense, automotive, semiconductor, and general electronics markets to accelerate innovation to connect and secure the world. Learn more at Keysight Newsroom and www.keysight.com.
Contacts
North America PR Teampdl-americas-keysight@keysight.com
Fusako Dohi, Asia
+81 42 660–2162
fusako_dohi@keysight.com
Jenny Gallacher, Europe
+44 118 927 4003
jenny.gallacher@keysight.com
Link to Press Release