Array
(
    [content] => 
    [params] => Array
        (
            [0] => /forum/index.php?threads/front-end-soc-creation-has-never-been-so-easy-with-soc-compiler.15437/
        )

    [addOns] => Array
        (
            [DL6/MLTP] => 13
            [Hampel/TimeZoneDebug] => 1000070
            [SV/ChangePostDate] => 2010200
            [SemiWiki/Newsletter] => 1000010
            [SemiWiki/WPMenu] => 1000010
            [SemiWiki/XPressExtend] => 1000010
            [ThemeHouse/XLink] => 1000970
            [ThemeHouse/XPress] => 1010570
            [XF] => 2021370
            [XFI] => 1050270
        )

    [wordpress] => /var/www/html
)

Front-End SoC Creation has Never Been so Easy with SoC Compiler

AmandaK

Administrator
Staff member
All the Defacto Team is wishing you a great and prosperous year 2022!

Every year the maturity of this solution is increased, and also new capabilities are added to SoC Compiler. Typical examples of new capabilities and technologies that have been added recently are:
  • - System level design extraction, including system level reporting for memory maps, and registers
  • - Power integration in terms of promotion, demotion of the UPF (Not only the RTL is managed at the front-end during the assembly of the IPs, but also the promotion of the Power Intent files)
  • - Design learning at RTL including extracting complex clock trees automatically from the RTL
  • - DFT and in particular automatic test point insertion before entering the DFT implementation flow (exploration of the test points in terms of cost, quality and others).
Click Here to watch the video
 
Back
Top