BEGIN:VCALENDAR
VERSION:2.0
PRODID:-//SemiWiki - ECPv6.15.18//NONSGML v1.0//EN
CALSCALE:GREGORIAN
METHOD:PUBLISH
X-ORIGINAL-URL:https://semiwiki.com
X-WR-CALDESC:Events for SemiWiki
REFRESH-INTERVAL;VALUE=DURATION:PT1H
X-Robots-Tag:noindex
X-PUBLISHED-TTL:PT1H
BEGIN:VTIMEZONE
TZID:America/Los_Angeles
BEGIN:DAYLIGHT
TZOFFSETFROM:-0800
TZOFFSETTO:-0700
TZNAME:PDT
DTSTART:20250309T100000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0700
TZOFFSETTO:-0800
TZNAME:PST
DTSTART:20251102T090000
END:STANDARD
BEGIN:DAYLIGHT
TZOFFSETFROM:-0800
TZOFFSETTO:-0700
TZNAME:PDT
DTSTART:20260308T100000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0700
TZOFFSETTO:-0800
TZNAME:PST
DTSTART:20261101T090000
END:STANDARD
BEGIN:DAYLIGHT
TZOFFSETFROM:-0800
TZOFFSETTO:-0700
TZNAME:PDT
DTSTART:20270314T100000
END:DAYLIGHT
BEGIN:STANDARD
TZOFFSETFROM:-0700
TZOFFSETTO:-0800
TZNAME:PST
DTSTART:20271107T090000
END:STANDARD
END:VTIMEZONE
BEGIN:VEVENT
DTSTART;TZID=America/Los_Angeles:20260512T090000
DTEND;TZID=America/Los_Angeles:20260512T100000
DTSTAMP:20260429T071748
CREATED:20260429T073138Z
LAST-MODIFIED:20260429T073138Z
UID:368915-1778576400-1778580000@semiwiki.com
SUMMARY:Webinar: Intel: Enabling and Evaluating Intel EMIB-T Bridging Design with Synopsys Tools
DESCRIPTION:In this webinar\, Intel will present how EMIB-T (Embedded Multi-die Interconnect Bridge with TSVs) enables compact\, cost-effective multi‑die design while sustaining the bandwidth and power efficiency required for AI and datacenter designs. Intel will share a production-oriented EMIB-T reference methodology built on Synopsys’ 3DIC Compiler platform that spans early planning through signoff. The webinar highlights how early bump and TSV planning\, automated die‑to‑die routing for HBM and UCIe\, and a unified exploration‑to-signoff data model help Intel manage system‑level co-design complexity while maintaining closure on timing\, power\, thermal\, and SIPI. Intel will also discuss SIPI methodology using Synopsys Tools and EMIB-T’s ability to support dense\, high-speed HBM interfaces. \nWhat you’ll learn\n\nHow EMIB-T addresses key multi-die design challenges\nWhy early bump/TSV planning is critical for EMIB‑T success\nHow automated die-to‑die routing accelerates convergence\nHow a unified flow supports scalable timing\, power\, thermal\, and SIPI signoff\nHow EMIB‑T enables high‑speed HBM integration with confidence\n\nREGISTER HERE
URL:https://semiwiki.com/event/webinar-intel-enabling-and-evaluating-intel-emib-t-bridging-design-with-synopsys-tools/
LOCATION:This course will be held Online
ATTACH;FMTTYPE=image/jpeg:https://semiwiki.com/wp-content/uploads/2026/04/synopsys-intel-webinar-1200x1200-2.jpg
END:VEVENT
END:VCALENDAR